| Component                   | Metric                       | Conventional<br>Design       | Proposed Hybrid  Design  Improvement |
|-----------------------------|------------------------------|------------------------------|--------------------------------------|
| 16- bit adders              | Power<br>Consumption         | Ling adder                   | 25.79% reduction                     |
|                             | Delay                        | Ling adder                   | 6.797% reduction                     |
|                             | Power delay product          | Ling adder                   | 30.836% reduction                    |
| 32-bit Adder                | Power<br>Consumption         | Ling adder                   | 33.63% reduction                     |
|                             | Delay                        | Ling adder                   | 18.6% reduction                      |
|                             | Power delay product          | Ling adder                   | 45.64% reduction                     |
|                             | Power<br>Consumption         | Sparse Kogge–<br>Stone adder | 33.63% reduction                     |
|                             | Delay                        | Sparse Kogge–<br>Stone adder | 15.36% reduction                     |
|                             | Power delay product          | Sparse Kogge–<br>Stone adder | 43.82% reduction                     |
| 16-bit Multiplier           | Power<br>Consumption         | Vedic Multiplier             | 62.415% reduction                    |
|                             | Power delay product          | Vedic Multiplier             | 41.535% reduction                    |
|                             | Power<br>Consumption         | Wallace Tree<br>Multiplier   | 69.192% reduction                    |
|                             | Power delay product          | Wallace Tree<br>Multiplier   | 60.257%                              |
| 16-bit 16 tap FIR<br>Filter | Power<br>Consumption         | FIR_Arithmetic Operators     | 83.82% reduction                     |
|                             | Delay                        | FIR_Arithmetic<br>Operators  | 12.721% reduction                    |
|                             | Power-Delay<br>Product (PDP) | FIR_Arithmetic Operators     | 85.87% reduction                     |